## DAY 16- 111 DAYS VERIFICATION CHALLENGE

Topic: Types of computer architecture

Skill: Computer Architecture

#### DAY 16 CHALLENGE:

# 1. Explain 3 major types of computer architecture - System Design, ISA (Instruction Set Architecture) & Microarchitecture.

## **System Design**

- **Scope**: Encompasses the entire computer system, including hardware and software components.
- **Components**: Involves CPU, memory (RAM, cache, storage), input/output systems, buses, interconnects, power supply, and cooling systems.
- **Objective**: Ensures all components are integrated and work together efficiently.

**Example**: Designing a complete computer system with a CPU, GPU, RAM, storage, network interfaces, and peripheral devices, ensuring all these components communicate and function seamlessly.

#### **Instruction Set Architecture (ISA)**

- **Scope**: Defines the set of instructions a processor can execute.
- **Components**: Includes instruction types (arithmetic, logical, data transfer, control), instruction formats (binary encoding of instructions), addressing modes (methods for specifying operands), and the execution model.
- **Objective**: Serves as the interface between software and hardware, enabling software to communicate with and control the hardware.

**Example**: The x86 ISA used in most personal computers, which specifies how operations like addition, data movement, and branching are encoded and executed by the processor.

#### **Microarchitecture**

• **Scope**: Concerns the detailed design and organization of a processor's internal components to implement the ISA.

- Components: Includes the control unit (instruction decoding and control signal generation), ALU (arithmetic and logical operations), pipelines (overlapping instruction execution stages), caches (fast memory for quick data access), and branch predictors.
- **Objective**: Optimizes the hardware design to execute the ISA efficiently, balancing performance, power consumption, and cost.

**Example**: The internal design of an Intel Core i7 processor, which involves the organization of pipelines, ALUs, and caches to efficiently execute the x86 ISA instructions.

# 2. Explain Von Neumann and Harvard architecture in detail.

#### **Von Neumann Architecture**

#### Overview:

- Also known as the Princeton architecture, it was proposed by John von Neumann in 1945.
- It is the basis for most general-purpose computers today.

# **Key Characteristics**:

- **Single Memory Space**: Uses a single memory space for both instructions (program code) and data.
- **Shared Data and Instruction Paths**: Instructions and data share the same bus system for communication between the CPU and memory.
- **Sequential Execution**: The CPU fetches instructions one at a time from memory, decodes them, and then executes them.

# **Components:**

- Central Processing Unit (CPU): Executes instructions. Contains an Arithmetic Logic Unit (ALU) and control unit.
- Memory: Stores both program instructions and data.
- **Input/Output (I/O) Systems**: Interfaces for communication with external devices.
- **Bus System**: A single set of address and data buses for transferring instructions and data.

### **Advantages**:

• **Simplified Design**: Easier to design and implement due to a single memory space.

• **Flexibility**: Can be easily reprogrammed as both data and instructions are stored in the same memory.

## **Disadvantages**:

- **Von Neumann Bottleneck**: Limited throughput due to the shared bus for data and instructions, leading to potential delays.
- **Security Risks**: Since data and instructions share the same memory, there is a risk of data being executed as code (code injection attacks).

**Example Use**: Most general-purpose computers, including personal computers, laptops, and servers, use the Von Neumann architecture.

#### **Harvard Architecture**

#### **Overview:**

- Named after the Harvard Mark I relay-based computer.
- It is used in specialized computing applications where speed and efficiency are critical.

## **Key Characteristics**:

- **Separate Memory Spaces**: Distinct memory spaces for instructions and data.
- **Separate Data and Instruction Paths**: Separate buses for instruction and data transfers, allowing simultaneous access.

## **Components:**

- Central Processing Unit (CPU): Executes instructions. Contains an ALU and control unit.
- **Instruction Memory**: Stores program instructions.
- **Data Memory**: Stores data separately from instructions.
- **Input/Output (I/O) Systems**: Interfaces for communication with external devices.
- **Separate Bus Systems**: Different sets of address and data buses for instructions and data.

# Advantages:

• **Parallelism**: Instructions and data can be fetched simultaneously, increasing throughput and overall speed.

• **Security**: Reduced risk of code injection attacks as data and instructions are kept separate.

# **Disadvantages**:

- **Complexity**: More complex to design and implement due to the separate memory and bus systems.
- **Flexibility**: Less flexible in terms of reprogramming, as instructions and data are stored separately.

# 3. List down pros & cons of Von Neumann and Harvard architecture.

#### **Von Neumann Architecture**

#### **Pros**:

- 1. **Simplified Design**: Easier to design and implement due to a single memory space and bus system.
- 2. **Flexibility**: Both data and instructions are stored in the same memory, allowing easy reprogramming.
- 3. **Cost-Effective**: Fewer components and a simpler bus system reduce hardware costs.
- 4. **Wide Adoption**: Most general-purpose computers use this architecture, making it well-supported and understood.

#### Cons:

- 1. **Von Neumann Bottleneck**: Shared bus for data and instructions limits throughput, leading to potential performance bottlenecks.
- 2. **Security Risks**: The same memory space for data and instructions increases the risk of code injection attacks.
- 3. **Slower Execution**: Sequential instruction fetching can lead to slower execution times compared to architectures with parallelism.
- 4. **Resource Contention**: Instructions and data compete for the same bus, which can cause delays.

#### **Harvard Architecture**

#### **Pros**:

1. **Parallelism**: Separate memory and bus systems for instructions and data allow simultaneous access, increasing throughput and performance.

- 2. **Reduced Bottlenecks**: Independent data and instruction paths eliminate the Von Neumann bottleneck.
- 3. **Enhanced Security**: Separating data and instructions reduces the risk of code injection attacks.
- 4. **Faster Execution**: Ability to fetch instructions and data in parallel can lead to faster execution times.

#### Cons:

- 1. **Complexity**: More complex to design and implement due to separate memory and bus systems.
- 2. **Higher Cost**: Requires more hardware components, which can increase costs.
- 3. **Less Flexibility**: Separate memory spaces for instructions and data can make reprogramming and resource allocation more challenging.
- 4. **Limited Adoption**: Primarily used in specialized applications (e.g., embedded systems, DSPs), leading to less widespread support and understanding compared to Von Neumann architecture.

#### 4. What is Modified Harvard Architecture?

The Modified Harvard Architecture is a type of computer architecture that combines elements of both the Harvard and Von Neumann architectures. It aims to leverage the benefits of both architectures while mitigating some of their disadvantages. Here's an overview:

#### **Modified Harvard Architecture**

#### **Overview:**

- Combines the separate memory and bus system of the Harvard architecture with the flexibility of the Von Neumann architecture.
- Allows for separate memory spaces for instructions and data, but also supports communication between these memory spaces.

#### **Key Characteristics:**

- **Separate Instruction and Data Memories**: Like the Harvard architecture, it has distinct memory spaces for instructions and data.
- **Interconnection Mechanisms**: Allows data to be transferred between instruction memory and data memory, providing more flexibility.
- Improved Parallelism: Can fetch instructions and data simultaneously, enhancing performance.

• **Flexible Data Handling**: Can handle instructions that need to modify program data or even self-modifying code, unlike the strict separation in pure Harvard architecture.

## **Components**:

- Central Processing Unit (CPU): Executes instructions. Contains an Arithmetic Logic Unit (ALU) and control unit.
- Instruction Memory: Stores program instructions separately from data.
- Data Memory: Stores data separately from instructions.
- **Input/Output (I/O) Systems**: Interfaces for communication with external devices.
- **Bus Systems**: Separate buses for instruction and data, but with mechanisms for data transfer between them.

## **Advantages:**

- **Increased Performance**: Can fetch instructions and data in parallel, reducing the bottleneck typically seen in Von Neumann architecture.
- Enhanced Flexibility: Supports communication between instruction and data memories, allowing for more complex operations and data handling.
- **Improved Security**: Separation of instruction and data memories reduces the risk of certain types of security vulnerabilities.
- **Versatility**: Suitable for a wide range of applications, from general-purpose computing to embedded systems.

# **Disadvantages**:

- **Complexity**: More complex design compared to pure Von Neumann architecture, potentially increasing design and implementation time.
- **Cost**: Requires more hardware resources, which can increase costs compared to simpler architectures.
- **Management Overhead**: Managing separate memory spaces and their interactions can add complexity to software development and system design.

# 5. Explain RISC & CISC Architecture in detail.

# **RISC** (Reduced Instruction Set Computer)

#### **Overview:**

• RISC is a type of computer architecture that emphasizes simplicity and efficiency by using a small, highly optimized set of instructions.

• It was developed in the late 1970s and early 1980s to improve performance and efficiency.

# **Key Characteristics**:

## 1. Simplified Instructions:

- Uses a small number of simple instructions, which can be executed quickly.
- Each instruction typically takes one clock cycle to execute.

#### 2. Load/Store Architecture:

- Separates memory access instructions (load and store) from computational instructions.
- Data is loaded into registers before operations and stored back into memory after computations.
- 3. **Fixed-Length Instructions**: Instructions have a uniform length, simplifying the instruction decoding process.
- 4. **Large Number of Registers**: RISC processors have a large number of general-purpose registers to minimize memory access and speed up execution.
- 5. **Pipeline Design**: Emphasizes efficient pipelining, allowing multiple instructions to be processed simultaneously at different stages of execution.

# **Example Processors:**

- ARM (used in most smartphones and tablets)
- MIPS (used in some embedded systems)
- RISC-V (an open-source RISC architecture)

# **CISC** (Complex Instruction Set Computer)

#### **Overview:**

- CISC is a type of computer architecture that uses a large, complex set of instructions designed to execute multi-step operations in a single instruction.
- Developed in the 1960s and 1970s to make assembly programming easier and reduce the complexity of compilers.

## **Key Characteristics**:

- 1. **Complex Instructions**: Uses a wide variety of complex instructions, some of which can execute multi-step operations (e.g., data manipulation, memory access) in a single instruction.
- 2. **Variable-Length Instructions**: Instructions can have different lengths, depending on the operation and the number of operands.
- 3. **Microcode**: Often uses microcode to implement complex instructions, translating high-level instructions into simpler, low-level operations.
- 4. **Fewer Registers**: Typically has fewer general-purpose registers compared to RISC, relying more on memory for storage.

## **Example Processors:**

- Intel x86 (used in most desktop and laptop computers)
- AMD x86 (used in many desktop and laptop computers)
- IBM System/360 (historically significant CISC architecture)

# 6. List down pros & cons of RISC Vs CISC?

#### RISC

## **Advantages**:

- 1. **Performance**: Simplified instructions can be executed quickly, leading to higher performance.
- 2. **Efficient Pipelining**: Uniform instruction length and simple decoding enhance pipeline efficiency.
- 3. **Lower Power Consumption**: Simpler instructions and efficient execution reduce power consumption.
- 4. **Scalability**: Easier to implement advanced techniques like superscalar execution and out-of-order execution.

# **Disadvantages**:

- 1. **Compiler Complexity**: Requires sophisticated compilers to translate high-level code into optimized sequences of simple instructions.
- 2. **Increased Code Size**: Simple instructions may require more lines of code to perform complex tasks, potentially increasing code size.
- 3. **Memory Bandwidth**: Higher instruction count can increase memory bandwidth requirements.

#### **CISC**

#### **Advantages:**

- 1. **Ease of Programming**: Complex instructions can perform high-level operations, simplifying assembly programming.
- 2. **Code Density**: Complex instructions can reduce the number of instructions needed, potentially decreasing code size.
- 3. **Backward Compatibility**: Easier to add new instructions and maintain compatibility with older software.

# **Disadvantages**:

- 1. **Execution Speed**: Complex instructions can take multiple clock cycles to execute, potentially reducing performance.
- 2. **Pipeline Complexity**: Variable-length instructions and complex decoding make pipelining more challenging and less efficient.
- 3. **Power Consumption**: Complex instruction decoding and execution can increase power consumption.

# 7. What is a RISC-V processor?

RISC-V is an open-source instruction set architecture used to develop custom processors for a variety of applications, from embedded designs to supercomputers.

# 8. Why do we use RISC-V?

| ☐ <b>Open Standard</b> : RISC-V is free to use and modify, without licensing fees, making it accessible for academic research, startups, and large corporations alike.                         |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ☐ <b>Modularity and Extensibility</b> : It offers a modular design with optional extensions, allowing customization for specific applications without changing the core instruction set.       |
| ☐ <b>Simplicity and Efficiency</b> : RISC-V's simple and efficient design reduces processor complexity, leading to potentially lower power consumption and higher performance.                 |
| ☐ <b>Growing Ecosystem</b> : There's a growing ecosystem of tools, compilers, and community support around RISC-V, making it easier to develop and deploy solutions.                           |
| ☐ <b>Innovation and Flexibility</b> : Its open nature encourages innovation in processor design and supports a wide range of applications from embedded systems to high-performance computing. |

## 9. What is SIMD architecture in GPU?

SIMD (Single Instruction, Multiple Data) architecture in GPUs allows a single instruction to process multiple data elements simultaneously. This enables GPUs to perform parallel computations efficiently, enhancing throughput and performance for tasks like graphics rendering, scientific simulations, and machine learning algorithms.

# 10. What are the advantages of using SIMD over SISD?

Using SIMD (Single Instruction, Multiple Data) over SISD (Single Instruction, Single Data) provides advantages in:

- Parallelism: Processes multiple data elements simultaneously.
- Efficiency: Reduces instruction overhead.
- **Performance**: Increases throughput and speed.
- Vectorization: Optimizes operations on data arrays.
- Power Efficiency: Enhances energy efficiency.